Development of an S-band GaAs Ultra Low NoiseLimiter Low-noise Amplifier Chip |
Click here to download the full text |
Citation of this paper: |
Hits: 5776 |
Download times: 2773 |
Author Name | Affiliation | SHU Chang1,2,PENG Longxin3,LI Jianping4,JIA Chenyang4,HONG Wei1,2 | 1. School of Information Science and Engineering, Southeast University,Nanjing 211111, China 2. State Key Laboratory of Millimeter Waves, Southeast University, Nanjing 211111, China 3. Hangzhou Zhishan Electronic Technology Co. , Ltd. , Hangzhou 310051, China 4. Nanjing ElectronicDevices Institute, Nanjing 210016, China |
|
Fund Project:国家自然科学基金(62293492);2011 协同创新中心项目(2242022k60008) |
|
Abstract:A design method which takes the limiter as part of the input matching network of the low noise amplifier is proposed in this paper. The noise figure of the whole circuit can be decreased into the minimum noise figure of the low noise amplifier, instead of adding the limiter′s loss to the noise figure of low noise amplifier, which can dramatically decrease the noise figure of the whole circuit. Based on this, an S-band limiter low-noise amplifier chip is designed and implemented, which attains the properties of ultra low noise figure and high power endurance simultaneously. The test results show that this limiter low noise amplifier chip has the lowest noise figure among all the current products working at the similar frequency band. Within the bandwidth of 2. 7 GHz~ 3. 5 GHz. The noise figure is below 0. 85 dB, the gain is above 29 dB with flatness below ±0. 3 dB, the quiescent current is below 25 mA and the output power at 1 dB is above 8 dBm. The limiter low noise amplifier can endure 50 W input pulse power ( pulse width 250 μs, duty cycle 25%) for 30 minutes. When it recovers to room temperature, the noise figure is barely changed. The size of the chip is 3 450 μm×1 600 μm×100 μm. |
keywords:limiter low-noise amplifier ultra low noise high power endurance miniaturization |
HTML View Full Text View/Add Comment Download reader |
|
|
|